Line 30: | Line 30: | ||
== Module 2: Combinational Logic Circuits & Introduction to ABEL == | == Module 2: Combinational Logic Circuits & Introduction to ABEL == | ||
<span style="color:orange"> UNDER CONSTRUCTION </span> | <span style="color:orange"> UNDER CONSTRUCTION </span> | ||
− | *[https://engineering.purdue.edu/ece270/Notes/PDF/2-Mod2_LS_IMPACT_2013.pdf Original | + | *Objectives and Outcomes |
− | + | *[[ECE270 Fall 2013 Module 2 Slecture 1|Karnaugh Map techniques]] | |
+ | |||
+ | |||
+ | ([https://engineering.purdue.edu/ece270/Notes/PDF/2-Mod2_LS_IMPACT_2013.pdf Original Notes by Prof. Meyer]) | ||
+ | |||
</div> | </div> | ||
<br> | <br> | ||
Line 37: | Line 41: | ||
== Module 3: Sequential Logic Circuits == | == Module 3: Sequential Logic Circuits == | ||
<span style="color:orange"> UNDER CONSTRUCTION </span> | <span style="color:orange"> UNDER CONSTRUCTION </span> | ||
− | *[https://engineering.purdue.edu/ece270/Notes/PDF/2-Mod3_LS_IMPACT_2013.pdf Original | + | *Objectives and Outcomes |
+ | |||
+ | ([https://engineering.purdue.edu/ece270/Notes/PDF/2-Mod3_LS_IMPACT_2013.pdf Original Notes by Prof. Meyer]) | ||
</div> | </div> | ||
<br> | <br> | ||
Line 43: | Line 49: | ||
== Module 4: Computer Functional Block & Arithmetic Logic Unit == | == Module 4: Computer Functional Block & Arithmetic Logic Unit == | ||
<span style="color:orange"> UNDER CONSTRUCTION </span> | <span style="color:orange"> UNDER CONSTRUCTION </span> | ||
− | *[https://engineering.purdue.edu/ece270/Notes/PDF/2-Mod4_LS_IMPACT_2013.pdf Original | + | *Objectives and Outcomes |
+ | |||
+ | |||
+ | ([https://engineering.purdue.edu/ece270/Notes/PDF/2-Mod4_LS_IMPACT_2013.pdf Original Notes by Prof. Meyer]) | ||
</div> | </div> | ||
<br> | <br> |
Revision as of 06:28, 23 July 2013
The Brown-Meyer Lectures on Digital Systems Design
© 2013
Contents
Foreword by Robert Wayner
Module 1: Boolean Algebra & CMOS logic structures
Module 2: Combinational Logic Circuits & Introduction to ABEL
UNDER CONSTRUCTION
- Objectives and Outcomes
- Karnaugh Map techniques
Module 3: Sequential Logic Circuits
UNDER CONSTRUCTION
- Objectives and Outcomes
Module 4: Computer Functional Block & Arithmetic Logic Unit
UNDER CONSTRUCTION
- Objectives and Outcomes